Asynchronous System-on-Chip Interconnect describes the use of an entirely asynchronous system-bus for the modular construction of integrated circuits. Industry is just awakening to the benefits of asynchronous design in avoiding the problems of clock-skew and multiple clock-domains, an din parallel with this is coming to grips with Intellectual Property (IP) based design flows which emphasise the need for a flexible interconnect strategy. In this book, John Bainbridge investigates the design of an asynchronous on-chip interconnect, looking at all the stages of the design from the choice of wiring layout, through asynchronous signalling protocols to the higher level problems involved in supporting split transactions. The MARBLE bus (the first asynchronous So C bus) used in a commercial demonstrator chip containing a mixture of asynchronous and synchronous macrocells is used as a concrete example throughout the book.
John Bainbridge
Asynchronous System-on-Chip Interconnect [PDF ebook]
Asynchronous System-on-Chip Interconnect [PDF ebook]
Achetez cet ebook et obtenez-en 1 de plus GRATUITEMENT !
Langue Anglais ● Format PDF ● ISBN 9781447101895 ● Maison d’édition Springer London ● Publié 2013 ● Téléchargeable 3 fois ● Devise EUR ● ID 4678428 ● Protection contre la copie Adobe DRM
Nécessite un lecteur de livre électronique compatible DRM