Moore’s law [Noy77], which predicted that the number of devices in- tegrated on a chip would be doubled every two years, was accurate for a number of years. Only recently has the level of integration be- gun to slow down somewhat due to the physical limits of integration technology. Advances in silicon technology have allowed Ie design- ers to integrate more than a few million transistors on a chip; even a whole system of moderate complexity can now be implemented on a single chip. To keep pace with the increasing complexity in very large scale integrated (VLSI) circuits, the productivity of chip designers would have to increase at the same rate as the level of integration. Without such an increase in productivity, the design of complex systems might not be achievable within a reasonable time-frame. The rapidly increasing complexity of VLSI circuits has made de- 1 2 INTRODUCTION sign automation an absolute necessity, since the required increase in productivity can only be accomplished with the use of sophisticated design tools. Such tools also enable designers to perform trade-off analyses of different logic implementations and to make well-informed design decisions.
Sung-Mo (Steve) Kang & S. Sapatnekar
Design Automation for Timing-Driven Layout Synthesis [PDF ebook]
Design Automation for Timing-Driven Layout Synthesis [PDF ebook]
Acquista questo ebook e ricevine 1 in più GRATIS!
Lingua Inglese ● Formato PDF ● ISBN 9781461531784 ● Casa editrice Springer US ● Pubblicato 2012 ● Scaricabile 3 volte ● Moneta EUR ● ID 4613862 ● Protezione dalla copia Adobe DRM
Richiede un lettore di ebook compatibile con DRM