Rajanish K. Kamat & Santosh A. Shinde 
Unleash the System On Chip using FPGAs and Handel C [PDF ebook] 

Sokongan

With the rapid advances in technology, the conventional academic and research departments of Electronics engineering, Electrical Engineering, Computer Science, Instrumentation Engineering over the globe are forced to come together and update their curriculum with few common interdisciplinary courses in order to come out with the engineers and researchers with muli-dimensional capabilities. The gr- ing perception of the ‘Hardware becoming Soft’ and ‘Software becoming Hard’ with the emergence of the FPGAs has made its impact on both the hardware and software professionals to change their mindset of working in narrow domains. An interdisciplinary field where ‘Hardware meets the Software’ for undertaking se- ingly unfeasible tasks is System on Chip (So C) which has become the basic pl- form of modern electronic appliances. If it wasn’t for So Cs, we wouldn’t be driving our car with foresight of the traffic congestion before hand using GPS. Without the omnipresence of the So Cs in our every walks of life, the society is wouldn’t have evidenced the rich benefits of the convergence of the technologies such as audio, video, mobile, IPTV just to name a few. The growing expectations of the consumers have placed the field of So C design at the heart of at variance trends. On one hand there are challenges owing to design complexities with the emergence of the new processors, RTOS, software protocol stacks, buses, while the brutal forces of deep submicron effects such as crosstalk, electromigration, timing closures are challe- ing the design metrics.

€96.29
cara bayaran

Jadual kandungan

Chapter 1: Introduction. 1.1 Prologue. 1.2 Exceptional Attributes of the  So C Technology. 1.3 Classical taxonomy: a holistic perspective extended towards  Integrated Circuits Classification. 1.4 System on Chip (So C) Term and Scope. 1.5 Constituents of So C. 1.6 Sprawling Growth of So C market. 1.7 Choosing the platform, ASIC Vs FPGAs. 1.8 FPGA based Programmable So C. 1.9 Orientation of the Book.

Chapter 2: Familiarizing with Handel C. 2.1 EDA Tools i.e. Computer Aids for VLSI Design. 2.2 Background of Hardware Description Languages. 2.3 Expressing abstraction at higher levels. 2.4 Where C stands amidst the well established HDLs? 2.5 Introducing Handel C. 2.6  Top Down or Bottom up? 2.7 Handel C: A boon for Software Professionals. 2.8 Handel C Vs ANSI C. 2.9 Handel C Design Flow.

Chapter 3: Sequential logic Design. 3.1 Design Philosophy of Sequential Logic. 3.2 D flip-flop. 3.3 Latch. 3.4 Realization of JK Flip-Flop. 3.5 Cell of  Hex counter for Counter Applications. 3.6 Realization of Shift Register for So C. 3.7 LFSR Core for Security Applications in So C. 3.8 Clock Scaling and Delay Generation in So C. 3.9 So C Data Queuing using FIFO. 3.10 Implementation of Stack though LIFO. 3.11 Soft IP core for Hamming Code.

Chapter 4: Combinational Logic Design. 4.1 Introduction. 4.2 Design Metrics for the Combinational Logic Circuits: So C Perspective. 4.3 Core of “2 to 4 decoder”. 4.4 “3 to 8 decoder” using hierarchical approach. 4.5 Priority Encoder 4 to 2. 4.6 Soft IP Core of “7 to 3 encoder” Implementation. 4.7 IP core of ‘Parity generator’ for Communication Applications. 4.8 IP Core for Parity checker and error detection for Internet Protocol. 4.9 BCD TO Seven Segment converter. 4.10 Core of Binary to Gray Converter and Applications. 4.11 Realization of IP Core of Gray to Binary Converter. 4.12  Designing Barrel Shifters and their applications.

Chapter 5: Arithmetic core design and Design Reuseof  Soft IP Cores. 5.1 Design Reuse Philosophy. 5.2 Advantages of on chip arithmetic. 5.3 Designing Half adder in Handel C. 5.4 Designing Full Adder as a Reusable Core. 5.5 Ripple Carry Adder on Chip. 5.6 Realization of Booth Algorithm using FPGA. 5.7 Building 8 bit ALU. 5.7 Third Party Tool Interface with Handel C. 5.8 Xilinx EDK Interface with Cores developed through Handel C.

Chapter 6: Rapid Prototyping of the Soft IP cores on FPGA. 6.1 Prototyping Philosophy. 6.2  Design and Prototyping of a Fuzzy Controller. 6.3 TCP/IP Packet Splitter Implementation Using Mixed Design Flow. 6.4. Linear Congruential Random Number Generator. 6.5 Implementation of Reusable Soft IP core of Blowfish Cipher.

Chapter 7: Soft Processor Core for Accelerated Embedded Design. 7.1 Building So C for temperature control application using Picoblaze. 7.2 Hardware Software Codesign of So C with built in Position Algorithm.

References. Index of Tables. Index of Figures. Index of Programs.

Beli ebook ini dan dapatkan 1 lagi PERCUMA!
Bahasa Inggeris ● Format PDF ● Halaman-halaman 174 ● ISBN 9781402093623 ● Saiz fail 4.3 MB ● Penerbit Springer Netherland ● Bandar raya Dordrecht ● Negara NL ● Diterbitkan 2009 ● Muat turun 24 bulan ● Mata wang EUR ● ID 2149071 ● Salin perlindungan Social DRM

Lebih banyak ebook daripada pengarang yang sama / Penyunting

18,579 Ebooks dalam kategori ini