Cache And Interconnect Architectures In Multiprocessors Eilat, Israel May 25-261989 Michel Dubois Universityof Southern California Shreekant S. Thakkar Sequent Computer Systems The aim of the workshop was to bring together researchers working on cache coherence protocols for shared-memory multiprocessors with various interconnect architectures. Shared-memory multiprocessors have become viable systems for many applications. Bus- based shared-memory systems (Eg. Sequent’s Symmetry, Encore’s Multimax) are currently limited to 32 processors. The f Irst goal of the workshop was to learn about the performance ofapplications on current cache-based systems. The second goal was to learn about new network architectures and protocols for future scalable systems. These protocols and interconnects would allow shared-memory architectures to scale beyond current imitations. The workshop had 20 speakers who talked about their current research. The discussions were lively and cordial enough to keep the participants away from the wonderful sand and sun for two days. The participants got to know each other well and were able to share their thoughts in an informal manner. The workshop was organized into several sessions. The summary of each session is described below. This book presents revisions of some of the papers presented at the workshop.
Michel Dubois & Shreekant S. Thakkar
Cache and Interconnect Architectures in Multiprocessors [PDF ebook]
Cache and Interconnect Architectures in Multiprocessors [PDF ebook]
Mua cuốn sách điện tử này và nhận thêm 1 cuốn MIỄN PHÍ!
Ngôn ngữ Anh ● định dạng PDF ● ISBN 9781461315377 ● Biên tập viên Michel Dubois & Shreekant S. Thakkar ● Nhà xuất bản Springer US ● Được phát hành 2012 ● Có thể tải xuống 3 lần ● Tiền tệ EUR ● TÔI 4729596 ● Sao chép bảo vệ Adobe DRM
Yêu cầu trình đọc ebook có khả năng DRM