Bashir M. Al-Hashimi & Nicola Nicolici 
Power-Constrained Testing of VLSI Circuits [PDF ebook] 
A Guide to the IEEE 1149.4 Test Standard

支持

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

€115.15
支付方式
购买此电子书可免费获赠一本!
语言 英语 ● 格式 PDF ● ISBN 9780306487316 ● 出版者 Springer US ● 发布时间 2006 ● 下载 3 时 ● 货币 EUR ● ID 4623108 ● 复制保护 Adobe DRM
需要具备DRM功能的电子书阅读器

来自同一作者的更多电子书 / 编辑

18,812 此类电子书