Taehyoun Oh & Ramesh Harjani 
High Performance Multi-Channel High-Speed I/O Circuits [PDF ebook] 

支持
This book describes design techniques that can be used to mitigate crosstalk in high-speed I/O circuits. The focus of the book is in developing compact and low power integrated circuits for crosstalk cancellation, inter-symbol interference (ISI) mitigation and improved bit error rates (BER) at higher speeds. This book is one of the first to discuss in detail the problem of crosstalk and ISI mitigation encountered as data rates have continued beyond 10Gb/s. Readers will learn to avoid the data performance cliff, with circuits and design techniques described for novel, low power crosstalk cancellation methods that are easily combined with current ISI mitigation architectures.
€96.29
支付方式

表中的内容

Introduction.- 2×6 Gb/s MIMO Crosstalk Cancellation and Signal Reutilization Scheme in 130 nm CMOS Process.- 4×12 Gb/s MIMO Crosstalk Cancellation and Signal Reutilization Receiver in 65 nm CMOS Process.- Adaptive XTCR, AGC, and Adaptive DFE Loop.- Research Summary & Contributions.- References.- Appendix A: Noise Analysis.- Appendix B: Issues of Applying Consecutive 2×2 XTCR on Multi-Lane I/Os (≥ 4).- Appendix C: Transmitter-Side Discrete-Time FIR XTC Filter versus Receiver-Side Analog-IIR XTC Filter.- Appendix D: Line Mismatch Sensitivity.- Appendix E: Input Matching for 4×4 XTCR Receiver Test Bench.- Appendix F: Bandwidth Improvement by Technology Scaling.
购买此电子书可免费获赠一本!
语言 英语 ● 格式 PDF ● 网页 89 ● ISBN 9781461449638 ● 文件大小 7.4 MB ● 出版者 Springer New York ● 市 NY ● 国家 US ● 发布时间 2013 ● 下载 24 个月 ● 货币 EUR ● ID 2835741 ● 复制保护 社会DRM

来自同一作者的更多电子书 / 编辑

18,435 此类电子书