Brandon Noia & Krishnendu Chakrabarty 
Design-for-Test and Test Optimization Techniques for TSV-based 3D Stacked ICs [PDF ebook] 

Support

This book describes innovative techniques to address the testing needs of 3D stacked integrated circuits (ICs) that utilize through-silicon-vias (TSVs) as vertical interconnects. The authors identify the key challenges facing 3D IC testing and present results that have emerged from cutting-edge research in this domain. Coverage includes topics ranging from die-level wrappers, self-test circuits, and TSV probing to test-architecture design, test scheduling, and optimization. Readers will benefit from an in-depth look at test-technology solutions that are needed to make 3D ICs a reality and commercially viable.

€96.29
méthodes de payement

Table des matières

Introduction.- Wafer Stacking and 3D Memory Test.- Built-in Self-Test for TSVs.- Pre-Bond TSV Test Through TSV Probing.- Pre-Bond TSV Test Through TSV Probing.- Overcoming the Timing Overhead of Test Architectures on Inter-Die Critical Paths.- Post-Bond Test Wrappers and Emerging Test Standards.- Test-Architecture Optimization and Test Scheduling.- Conclusions.

A propos de l’auteur

Krishnendu Chakrabarty is a Professor of Electrical and Computer Engineering at Duke University. He received his Ph D from University of Michigan. He is a Fellow of IEEE and a Distinguished Engineer of ACM.

Achetez cet ebook et obtenez-en 1 de plus GRATUITEMENT !
Langue Anglais ● Format PDF ● Pages 245 ● ISBN 9783319023786 ● Taille du fichier 7.0 MB ● Maison d’édition Springer International Publishing ● Lieu Cham ● Pays CH ● Publié 2013 ● Téléchargeable 24 mois ● Devise EUR ● ID 2854793 ● Protection contre la copie DRM sociale

Plus d’ebooks du même auteur(s) / Éditeur

18 802 Ebooks dans cette catégorie