Tsung-Yi Ho & Yao-Wen Chang 
Full-Chip Nanometer Routing Techniques [PDF ebook] 

Sokongan

At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture.

In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely m SIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.

€96.29
cara bayaran

Jadual kandungan

Routing Challenges for Nanometer Technology.- Multilevel Full-Chip Routing Considering Crosstalk And Performance.- Multilevel Full-Chip Routing Considering Antenna Effect Avoidance.- Multilevel Full-Chip Routing For The X-Based Architecture.- Concluding Remarks And Future Work.

Beli ebook ini dan dapatkan 1 lagi PERCUMA!
Bahasa Inggeris ● Format PDF ● Halaman-halaman 102 ● ISBN 9781402061950 ● Saiz fail 22.8 MB ● Penerbit Springer Netherland ● Bandar raya Dordrecht ● Negara NL ● Diterbitkan 2007 ● Muat turun 24 bulan ● Mata wang EUR ● ID 2148296 ● Salin perlindungan Social DRM

Lebih banyak ebook daripada pengarang yang sama / Penyunting

18,802 Ebooks dalam kategori ini