Tsung-Yi Ho & Yao-Wen Chang 
Full-Chip Nanometer Routing Techniques [PDF ebook] 

支持

At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture.

In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely m SIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.

€96.29
支付方式

表中的内容

Routing Challenges for Nanometer Technology.- Multilevel Full-Chip Routing Considering Crosstalk And Performance.- Multilevel Full-Chip Routing Considering Antenna Effect Avoidance.- Multilevel Full-Chip Routing For The X-Based Architecture.- Concluding Remarks And Future Work.

购买此电子书可免费获赠一本!
语言 英语 ● 格式 PDF ● 网页 102 ● ISBN 9781402061950 ● 文件大小 22.8 MB ● 出版者 Springer Netherland ● 市 Dordrecht ● 国家 NL ● 发布时间 2007 ● 下载 24 个月 ● 货币 EUR ● ID 2148296 ● 复制保护 社会DRM

来自同一作者的更多电子书 / 编辑

18,901 此类电子书