Alexander Barkalov & Larysa Titarenko 
Logic Synthesis for Finite State Machines Based on Linear Chains of States [PDF ebook] 
Foundations, Recent Developments and Challenges

Ondersteuning

This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.

This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units

€96.29
Betalingsmethoden

Inhoudsopgave

Introduction.- Finite state machines and field-programmable gate arrays.- Linear chains in FSMs.- Hardware reduction for Moore UFSMs.- Hardware reduction for Mealy UFSMs.- Hardware reduction for Moore NFSMs.- Hardware reduction for Moore XFSMs.

Koop dit e-boek en ontvang er nog 1 GRATIS!
Taal Engels ● Formaat PDF ● Pagina’s 225 ● ISBN 9783319598376 ● Bestandsgrootte 7.1 MB ● Uitgeverij Springer International Publishing ● Stad Cham ● Land CH ● Gepubliceerd 2017 ● Downloadbare 24 maanden ● Valuta EUR ● ID 5075593 ● Kopieerbeveiliging Sociale DRM

Meer e-boeken van dezelfde auteur (s) / Editor

5.157 E-boeken in deze categorie