Alexander Barkalov & Larysa Titarenko 
Logic Synthesis for Finite State Machines Based on Linear Chains of States [PDF ebook] 
Foundations, Recent Developments and Challenges

Ủng hộ

This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.

This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units

€96.29
phương thức thanh toán

Mục lục

Introduction.- Finite state machines and field-programmable gate arrays.- Linear chains in FSMs.- Hardware reduction for Moore UFSMs.- Hardware reduction for Mealy UFSMs.- Hardware reduction for Moore NFSMs.- Hardware reduction for Moore XFSMs.

Mua cuốn sách điện tử này và nhận thêm 1 cuốn MIỄN PHÍ!
Ngôn ngữ Anh ● định dạng PDF ● Trang 225 ● ISBN 9783319598376 ● Kích thước tập tin 7.1 MB ● Nhà xuất bản Springer International Publishing ● Thành phố Cham ● Quốc gia CH ● Được phát hành 2017 ● Có thể tải xuống 24 tháng ● Tiền tệ EUR ● TÔI 5075593 ● Sao chép bảo vệ DRM xã hội

Thêm sách điện tử từ cùng một tác giả / Biên tập viên

5.295 Ebooks trong thể loại này