Alexander Barkalov & Larysa Titarenko 
Logic Synthesis for Finite State Machines Based on Linear Chains of States [PDF ebook] 
Foundations, Recent Developments and Challenges

支持

This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.

This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units

€96.29
支付方式

表中的内容

Introduction.- Finite state machines and field-programmable gate arrays.- Linear chains in FSMs.- Hardware reduction for Moore UFSMs.- Hardware reduction for Mealy UFSMs.- Hardware reduction for Moore NFSMs.- Hardware reduction for Moore XFSMs.

购买此电子书可免费获赠一本!
语言 英语 ● 格式 PDF ● 网页 225 ● ISBN 9783319598376 ● 文件大小 7.1 MB ● 出版者 Springer International Publishing ● 市 Cham ● 国家 CH ● 发布时间 2017 ● 下载 24 个月 ● 货币 EUR ● ID 5075593 ● 复制保护 社会DRM

来自同一作者的更多电子书 / 编辑

5,157 此类电子书