Sandeep Saini 
Low Power Interconnect Design [PDF ebook] 

Ondersteuning

This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system. Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses.

€96.29
Betalingsmethoden

Inhoudsopgave

Part I Basics of Interconnect Design.- Introduction to Interconnects.- CMOS Buffer.- Part II Buffer and Schmidt trigger Insertion Techniques for Low Power Interconnect Design.- Buffer Insertion as a Solution to Interconnect Issues.- Schmidt Trigger Approach.- Part III Bus Coding Techniques for Low Power Interconnect Design.- Bus Coding Techniques.

Koop dit e-boek en ontvang er nog 1 GRATIS!
Taal Engels ● Formaat PDF ● Pagina’s 152 ● ISBN 9781461413233 ● Bestandsgrootte 5.2 MB ● Uitgeverij Springer New York ● Stad NY ● Land US ● Gepubliceerd 2015 ● Downloadbare 24 maanden ● Valuta EUR ● ID 4334256 ● Kopieerbeveiliging Sociale DRM

Meer e-boeken van dezelfde auteur (s) / Editor

18.868 E-boeken in deze categorie