Sandeep Saini 
Low Power Interconnect Design [PDF ebook] 

Apoio

This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system. Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses.

€96.29
Métodos de Pagamento

Tabela de Conteúdo

Part I Basics of Interconnect Design.- Introduction to Interconnects.- CMOS Buffer.- Part II Buffer and Schmidt trigger Insertion Techniques for Low Power Interconnect Design.- Buffer Insertion as a Solution to Interconnect Issues.- Schmidt Trigger Approach.- Part III Bus Coding Techniques for Low Power Interconnect Design.- Bus Coding Techniques.

Compre este e-book e ganhe mais 1 GRÁTIS!
Língua Inglês ● Formato PDF ● Páginas 152 ● ISBN 9781461413233 ● Tamanho do arquivo 5.2 MB ● Editora Springer New York ● Cidade NY ● País US ● Publicado 2015 ● Carregável 24 meses ● Moeda EUR ● ID 4334256 ● Proteção contra cópia DRM social

Mais ebooks do mesmo autor(es) / Editor

18.868 Ebooks nesta categoria